Feedback

Faculté des Sciences appliquées
Faculté des Sciences appliquées
MASTER THESIS
VIEW 70 | DOWNLOAD 3

Electrical performance of electrostatically doped channels for future gate-all-around transistors

Download
Bosch, Camille ULiège
Promotor(s) : Vanderheyden, Benoît ULiège
Date of defense : 4-Sep-2023/5-Sep-2023 • Permalink : http://hdl.handle.net/2268.2/18198
Details
Title : Electrical performance of electrostatically doped channels for future gate-all-around transistors
Author : Bosch, Camille ULiège
Date of defense  : 4-Sep-2023/5-Sep-2023
Advisor(s) : Vanderheyden, Benoît ULiège
Committee's member(s) : Vanderbemden, Philippe ULiège
Redouté, Jean-Michel ULiège
Bogdanowicz, Janusz 
Language : English
Discipline(s) : Engineering, computing & technology > Electrical & electronics engineering
Engineering, computing & technology > Multidisciplinary, general & others
Physical, chemical, mathematical & earth Sciences > Physics
Institution(s) : Université de Liège, Liège, Belgique
Degree: Master en ingénieur civil physicien, à finalité approfondie
Faculty: Master thesis of the Faculté des Sciences appliquées

Abstract

[en] For many years, the main challenge in the transistor technology is their scaling. To overcome this problem, new technologies, materials and architectures are introduced. One possibility could be the use of an ultra-thin electrostatically doped Silicon layer as channel for gate-all-around transistors. The Silicon layer is modeled by a Silicon-On-Insulator capacitor. The thesis is divided in two main parts. The first part will examine theoretically the electrical performance by using the Sentaurus simulation software. The second part will study the electrical performance through the resistivity characterized by the sheet resistance.
In the first part of this work, a first and well-known capacitor is theoretically studied. Then, the complexity of the capacitor is gradually increased to finish with the SOI capacitor. The charge carrier densities are studied in the different structures for a variation of the back-gate voltage. From this, for different thin Silicon thicknesses, the electrical performance of this electrostatically doped layer is deduced. Indeed, the thinner the layer, the higher charge carriers density is at the Silicon surface.
In the second part of this work, the electrical performance is studied through the sheet resistance. Indeed, the sheet resistance of the ultra-thin Silicon layer is measured with the micro-four-point probe method. Several parameters will vary to find the best combination to have the more accurate measurements. Then, the effect of the back-gate voltage on the sheet resistance is analysed. Obtaining accurate measurements on a ultra-thin doped layer is difficult, even impossible. Knowing the electrical performance in theory, it could be due to the ultra-thin layer.


File(s)

Document(s)

File
Access Master_Thesis_Camille_Bosch.pdf
Description:
Size: 18.57 MB
Format: Adobe PDF

Author

  • Bosch, Camille ULiège Université de Liège > Master ingé. civ. phys., à fin.

Promotor(s)

Committee's member(s)

  • Vanderbemden, Philippe ULiège Université de Liège - ULiège > Dép. d'électric., électron. et informat. (Inst.Montefiore) > Capteurs et systèmes de mesures électriques
    ORBi View his publications on ORBi
  • Redouté, Jean-Michel ULiège Université de Liège - ULiège > Dép. d'électric., électron. et informat. (Inst.Montefiore) > Systèmes microélectroniques intégrés
    ORBi View his publications on ORBi
  • Bogdanowicz, Janusz
  • Total number of views 70
  • Total number of downloads 3










All documents available on MatheO are protected by copyright and subject to the usual rules for fair use.
The University of Liège does not guarantee the scientific quality of these students' works or the accuracy of all the information they contain.