Design and Implementation of a Low-Cost Multi-channel Coherent Software Defined Radio Receiver for Educational and Amateur Radio Use Integration internship
Rouma, Alexandre
Promoteur(s) :
Redouté, Jean-Michel
Date de soutenance : 30-jui-2025/1-jui-2025 • URL permanente : http://hdl.handle.net/2268.2/23363
Détails
| Titre : | Design and Implementation of a Low-Cost Multi-channel Coherent Software Defined Radio Receiver for Educational and Amateur Radio Use Integration internship |
| Titre traduit : | [fr] Conception et Implémentation d’un Récepteur Radio Logiciel à Bas Cout Multicanal Cohérent pour le Domaine Èducatif et le Radio Amateurisme. |
| Auteur : | Rouma, Alexandre
|
| Date de soutenance : | 30-jui-2025/1-jui-2025 |
| Promoteur(s) : | Redouté, Jean-Michel
|
| Membre(s) du jury : | Kerschen, Gaëtan
Vanderheyden, Benoît
|
| Langue : | Anglais |
| Nombre de pages : | 73 |
| Mots-clés : | [fr] software defined radio low-cost amateur radio coherent receiver |
| Discipline(s) : | Ingénierie, informatique & technologie > Ingénierie électrique & électronique |
| Public cible : | Chercheurs Professionnels du domaine Etudiants Grand public |
| Institution(s) : | Université de Liège, Liège, Belgique |
| Diplôme : | Master en ingénieur civil en aérospatiale, à finalité spécialisée en "aerospace engineering" |
| Faculté : | Mémoires de la Faculté des Sciences appliquées |
Résumé
[fr] Current coherent software defined radio receivers, although on a path towards affordability
for amateur radio and educational use, still have major down sides such as low bandwidth, hard to
calibrate architectures, low channel count or high prices. Reviewing the state of the art in the field
reveals that reusing mass produced commodity hardware by working around its intrinsic limitations is
a viable path towards an affordable, high channel count, medium bandwidth coherent receiver. This
masters thesis investigates the design of such a receiver using tuner ICs originally meant for low cost
digital television receivers and a recently released high channel count ADC. Due to each tuner
having its own local oscillator and phase locked loop, an onboard phase reference is added with the
option of switching it into the receive path for auto-calibration. Before the full receiver is assembled,
various subsystems are tested in advance to make sure they will perform adequately. The results
shows that the phase reference splitter required for auto-calibration is able to maintain under 1% phase
difference between its outputs over the entire frequency range of the receiver. It is also demonstrated
that the power supply has the required accuracy and low ripple noise. Some mistakes were found in the
design such as an incorrect capacitor in the power supply, an incorrect resistors in the tuner supporting
circuitry and incorrect supply sequencing for the clock generator but all issues were easily resolved.
Single channel reception was demonstrated showing that each channel on its own is a capable receiver
with good sensitivity. Due to time constraints, mutli-channel coherent reception has not yet been
demonstrated, but the currently obtained results do not indicate anything that would preclude the full
system from working as intented.
Fichier(s)
Document(s)
Annexe(s)
Citer ce mémoire
L'Université de Liège ne garantit pas la qualité scientifique de ces travaux d'étudiants ni l'exactitude de l'ensemble des informations qu'ils contiennent.

Master Thesis Online


Tous les fichiers (archive ZIP)
thesis.pdf